

# Vidyavardhini's College of Engineering and Technology Department of Artificial Intelligence & Data Science

| Basic gates using universal gates. |
|------------------------------------|
| Name: Sharvari Anand Bhondekar     |
| Roll Number: 06                    |
| Date of Performance:               |
| Date of Submission:                |
| Experiment No. 2                   |

**Aim** - To realize the gates using universal gates.

#### **Objective** -

- 1) To study the realization of basic gates using universal gates.
- 2) Understanding how to construct any combinational logic function using NAND or NOR gates only.

#### Theory -

AND, OR, NOT are called basic gates as their logical operation cannot be simplified further. NAND and NOR are called universal gates as using only NAND or only NOR, any logic function can be implemented.

### **Components required -**

- 1. IC's 7400(NAND) 7402(NOR)
- 2. Bread Board.
- 3. Connecting wires.

### Circuit Diagram -



# Vidyavardhini's College of Engineering and Technology

# Department of Artificial Intelligence & Data Science

#### Implementation using NAND gate:



Y = A'



| A | Y |
|---|---|
| 0 | 1 |
| 1 | 0 |

(b) AND gate:

$$Y = A \cdot B$$





(c) OR gate:

$$Y = A + B$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

(d) NOR gate:

$$Y = (A + B)'$$



| Α | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

(e) Ex-OR gate:  $Y = A \oplus B$ 



| В | Y                |
|---|------------------|
| 0 | 0                |
| 1 | 1                |
| 0 | 1                |
| 1 | 0                |
|   | B<br>0<br>1<br>0 |



# Vidyavardhini's College of Engineering and Technology

## Department of Artificial Intelligence & Data Science

#### Implementation using NOR gate:



Y = A'



| Α | Y |
|---|---|
| 0 | 1 |
| 1 | 0 |

(b) AND gate:

$$Y = A \cdot B$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

(c) OR gate:

$$Y = A + B$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

(d) NAND gate:

$$Y = (AB)'$$



| Α | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

(e) Ex-NOR gate:

$$Y = A \odot B = (A \oplus B)'$$

| x Solver and the second |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| A | В | Y |
|---|---|---|
|   |   |   |
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

#### **Procedure:**

- a) Connections are made as per the circuit diagrams.
- b) By applying the inputs, the outputs are observed and the operations are verified with the help of a truth table.



# Vidyavardhini's College of Engineering and Technology Department of Artificial Intelligence & Data Science

## **Output:**





# Vidyavardhini's College of Engineering and Technology Department of Artificial Intelligence & Data Science



### **Conclusion -**

The experiment successfully illustrated the versatility and utility of NAND and NOR gates in digital logic design. By using these universal gates, we can construct any logical function, emphasizing their fundamental role in digital electronics. This understanding is crucial for designing more complex combinational logic circuits and reinforces the theoretical concepts of digital logic design.